qemu-arm
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [PATCH RFC RESEND v2 2/6] hw/pci: Add iommu option for pci root bus


From: Wang Xingang
Subject: Re: [PATCH RFC RESEND v2 2/6] hw/pci: Add iommu option for pci root bus
Date: Tue, 13 Apr 2021 11:34:02 +0800
User-agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:78.0) Gecko/20100101 Thunderbird/78.5.1

Hi Eric,

On 2021/4/13 1:36, Auger Eric wrote:
Hi Wang,

On 3/25/21 8:22 AM, Wang Xingang wrote:
From: Xingang Wang <wangxingang5@huawei.com>

This add iommu option for pci root bus, including primary bus
and pxb root bus. The option is valid only if there is a virtual
iommu device.

Signed-off-by: Xingang Wang <wangxingang5@huawei.com>
Signed-off-by: Jiahui Cen <cenjiahui@huawei.com>

same in this patch I would prefer to inverse the logic and use something
like bypass_iommu.

Sorry it an invasive change for you. Maybe wait for the other's feedbacks.


Thanks, it is useful.

---
  hw/arm/virt.c                       | 25 +++++++++++++++++++++++++
  hw/i386/pc.c                        | 19 +++++++++++++++++++
  hw/pci-bridge/pci_expander_bridge.c |  3 +++
  hw/pci-host/q35.c                   |  1 +
  include/hw/arm/virt.h               |  1 +
  include/hw/i386/pc.h                |  1 +
Also I think this patch would need to be split into several ones (at
least this is what I would do)
- 1 patch for the pci_expander_bridge.c  change ("add an iommy bypass prop")
- 1  patch for virt machine where you add a machine option to bypass the
iommu translation for the root bus.
- 1 patch of pc/q35

Indeed the patch title title does not reflect the machine changes and
the pxb changes

Thanks, I will split it and change the description in the next revision.

  6 files changed, 50 insertions(+)

diff --git a/hw/arm/virt.c b/hw/arm/virt.c
index aa2bbd14e0..446b3b867f 100644
--- a/hw/arm/virt.c
+++ b/hw/arm/virt.c
@@ -1366,6 +1366,7 @@ static void create_pcie(VirtMachineState *vms)
      }
pci = PCI_HOST_BRIDGE(dev);
+    pci->iommu = vms->primary_bus_iommu;
      vms->bus = pci->bus;
      if (vms->bus) {
          for (i = 0; i < nb_nics; i++) {
@@ -2319,6 +2320,20 @@ static void virt_set_iommu(Object *obj, const char 
*value, Error **errp)
      }
  }

+static bool virt_get_primary_bus_iommu(Object *obj, Error **errp)
+{
+    VirtMachineState *vms = VIRT_MACHINE(obj);
+
+    return vms->primary_bus_iommu;
+}
+
+static void virt_set_primary_bus_iommu(Object *obj, bool value, Error **errp)
+{
+    VirtMachineState *vms = VIRT_MACHINE(obj);
+
+    vms->primary_bus_iommu = value;
+}
+
  static CpuInstanceProperties
  virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
  {
@@ -2652,6 +2667,13 @@ static void virt_machine_class_init(ObjectClass *oc, 
void *data)
                                            "Set the IOMMU type. "
                                            "Valid values are none and smmuv3");
+ object_class_property_add_bool(oc, "primary_bus_iommu",
+                                  virt_get_primary_bus_iommu,
+                                  virt_set_primary_bus_iommu);
+    object_class_property_set_description(oc, "primary_bus_iommu",
+                                          "Set on/off to enable/disable "
+                                          "iommu for primary bus");
+
      object_class_property_add_bool(oc, "ras", virt_get_ras,
                                     virt_set_ras);
      object_class_property_set_description(oc, "ras",
@@ -2719,6 +2741,9 @@ static void virt_instance_init(Object *obj)
      /* Default disallows iommu instantiation */
      vms->iommu = VIRT_IOMMU_NONE;
+ /* The primary bus is attached to iommu by default */
+    vms->primary_bus_iommu = true;
+
      /* Default disallows RAS instantiation */
      vms->ras = false;
diff --git a/hw/i386/pc.c b/hw/i386/pc.c
index 8a84b25a03..b64e4bb7f2 100644
--- a/hw/i386/pc.c
+++ b/hw/i386/pc.c
@@ -1529,6 +1529,21 @@ static void pc_machine_set_hpet(Object *obj, bool value, 
Error **errp)
      pcms->hpet_enabled = value;
  }
+static bool pc_machine_get_primary_bus_iommu(Object *obj, Error **errp)
+{
+    PCMachineState *pcms = PC_MACHINE(obj);
+
+    return pcms->primary_bus_iommu;
+}
+
+static void pc_machine_set_primary_bus_iommu(Object *obj, bool value,
+                                             Error **errp)
+{
+    PCMachineState *pcms = PC_MACHINE(obj);
+
+    pcms->primary_bus_iommu = value;
+}
+
  static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
                                              const char *name, void *opaque,
                                              Error **errp)
@@ -1628,6 +1643,7 @@ static void pc_machine_initfn(Object *obj)
  #ifdef CONFIG_HPET
      pcms->hpet_enabled = true;
  #endif
+    pcms->primary_bus_iommu = true;
pc_system_flash_create(pcms);
      pcms->pcspk = isa_new(TYPE_PC_SPEAKER);
@@ -1752,6 +1768,9 @@ static void pc_machine_class_init(ObjectClass *oc, void 
*data)
      object_class_property_add_bool(oc, "hpet",
          pc_machine_get_hpet, pc_machine_set_hpet);
+ object_class_property_add_bool(oc, "primary_bus_iommu",
+        pc_machine_get_primary_bus_iommu, pc_machine_set_primary_bus_iommu);
+
      object_class_property_add(oc, PC_MACHINE_MAX_FW_SIZE, "size",
          pc_machine_get_max_fw_size, pc_machine_set_max_fw_size,
          NULL, NULL);
diff --git a/hw/pci-bridge/pci_expander_bridge.c 
b/hw/pci-bridge/pci_expander_bridge.c
index aedded1064..f1a0eadc03 100644
--- a/hw/pci-bridge/pci_expander_bridge.c
+++ b/hw/pci-bridge/pci_expander_bridge.c
@@ -57,6 +57,7 @@ struct PXBDev {
uint8_t bus_nr;
      uint16_t numa_node;
+    bool iommu;
  };
static PXBDev *convert_to_pxb(PCIDevice *dev)
@@ -255,6 +256,7 @@ static void pxb_dev_realize_common(PCIDevice *dev, bool 
pcie, Error **errp)
      bus->map_irq = pxb_map_irq_fn;
PCI_HOST_BRIDGE(ds)->bus = bus;
+    PCI_HOST_BRIDGE(ds)->iommu = pxb->iommu;
pxb_register_bus(dev, bus, &local_err);
      if (local_err) {
@@ -301,6 +303,7 @@ static Property pxb_dev_properties[] = {
      /* Note: 0 is not a legal PXB bus number. */
      DEFINE_PROP_UINT8("bus_nr", PXBDev, bus_nr, 0),
      DEFINE_PROP_UINT16("numa_node", PXBDev, numa_node, NUMA_NODE_UNASSIGNED),
+    DEFINE_PROP_BOOL("iommu", PXBDev, iommu, true),
      DEFINE_PROP_END_OF_LIST(),
  };
diff --git a/hw/pci-host/q35.c b/hw/pci-host/q35.c
index 2eb729dff5..3b23fd0975 100644
--- a/hw/pci-host/q35.c
+++ b/hw/pci-host/q35.c
@@ -64,6 +64,7 @@ static void q35_host_realize(DeviceState *dev, Error **errp)
                                  s->mch.address_space_io,
                                  0, TYPE_PCIE_BUS);
      PC_MACHINE(qdev_get_machine())->bus = pci->bus;
+    pci->iommu = PC_MACHINE(qdev_get_machine())->primary_bus_iommu;
      qdev_realize(DEVICE(&s->mch), BUS(pci->bus), &error_fatal);
  }
diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h
index 921416f918..1fbb19710f 100644
--- a/include/hw/arm/virt.h
+++ b/include/hw/arm/virt.h
@@ -147,6 +147,7 @@ struct VirtMachineState {
      OnOffAuto acpi;
      VirtGICType gic_version;
      VirtIOMMUType iommu;
+    bool primary_bus_iommu;
      VirtMSIControllerType msi_controller;
      uint16_t virtio_iommu_bdf;
      struct arm_boot_info bootinfo;
diff --git a/include/hw/i386/pc.h b/include/hw/i386/pc.h
index dcf060b791..07b08b3ac6 100644
--- a/include/hw/i386/pc.h
+++ b/include/hw/i386/pc.h
@@ -45,6 +45,7 @@ typedef struct PCMachineState {
      bool sata_enabled;
      bool pit_enabled;
      bool hpet_enabled;
+    bool primary_bus_iommu;
      uint64_t max_fw_size;
/* NUMA information: */


Thanks

Eric

.


Thanks

Xingang

.



reply via email to

[Prev in Thread] Current Thread [Next in Thread]